## UNIVERSITY OF TEXAS AT DALLAS

800 W Campbell Rd, Richardson, TX 75080, USA



## VLSI DESIGN (EECT 6325)

## Project Done On:

# CELL LIBRARY DESIGN AND LAYOUT

### **Team Members:**

GOKUL SAI RAGHUNATH GXR200021 ABHISHEK MAHESH KUMAR AXM200255 SOMA RAJ KUMAR RXS190135

## **ACKNOWLEDGEMENT**

We are grateful to Professor CARL SECHEN for providing us an opportunity to explore and conduct projects based on VLSI Design.

We also take this opportunity to express our gratitude to MR VAIBHAV KUMARSWAMY SALIMATH for his guidance in conducting the project.

## **OBJECTIVE**

In this project, the below mentioned cells are designed and laid out to form a cell library,

- INVERTER
- NAND2
- NOR2
- XOR2
- MUX2:1
- AOI22
- AOI211
- OAI21

All the cells mentioned above were placed next to each other with their boundaries touching each other. There were no DRC errors when we checked the cells individually and when they were placed together.

## **INVERTER**

Dimensions of cell:

Height - 7.605 um

Width – 0.784 um







### • TRUTH TABLE

| INPUT | OUTPUT |
|-------|--------|
| 0     | 1      |
| 1     | 0      |



#### ABSTRACT



### NETLIST



## NAND2

Dimensions of cell:

Height - 7.605 um

Width – 1.336 um







### • TRUTH TABLE

| INPUT A | INPUT B | OUTPUT |
|---------|---------|--------|
| 0       | 0       | 1      |
| 0       | 1       | 1      |
| 1       | 0       | 1      |
| 1       | 1       | 0      |



#### ABSTRACT





## NOR2

Dimensions of cell:

Height - 7.605 um

Width – 1.227 um







### • TRUTH TABLE

| INPUT A | INPUT B | OUTPUT |
|---------|---------|--------|
| 0       | 0       | 1      |
| 0       | 1       | 0      |
| 1       | 0       | 0      |
| 1       | 1       | 0      |



#### ABSTRACT





## XOR2

Dimensions of cell:

Height - 7.605 um

Width – 2.038 um





### • TRUTH TABLE

| INPUT A | INPUT B | OUTPUT |
|---------|---------|--------|
| 0       | 0       | 0      |
| 0       | 1       | 1      |
| 1       | 0       | 1      |
| 1       | 1       | 0      |



#### ABSTRACT :





## MUX 2:1

Dimensions of cell:

Height - 7.605 um

Width – 2.834 um







### • TRUTH TABLE

| INPUT A | INPUT B | SELECT | OUTPUT |
|---------|---------|--------|--------|
| 0       | 0       | 0      | 0      |
| 0       | 0       | 1      | 0      |
| 0       | 1       | 0      | 0      |
| 0       | 1       | 1      | 0      |
| 1       | 0       | 0      | 1      |



#### ABSTRACT





## AOI211

Dimensions of cell:

Height - 7.605 um

Width -2.44 um



## • SCHEMATIC:



## • TRUTH TABLE

| INPUT A | INPUT B | INPUT C | INPUT D | OUTPUT |
|---------|---------|---------|---------|--------|
| 0       | 0       | 0       | 0       | 1      |
| 0       | 0       | 0       | 1       | 0      |
| 0       | 0       | 1       | 0       | 0      |
| 0       | 0       | 1       | 1       | 0      |
| 0       | 1       | 0       | 0       | 1      |
| 0       | 1       | 0       | 1       | 0      |
| 0       | 1       | 1       | 0       | 0      |
| 0       | 1       | 1       | 1       | 0      |
| 1       | 0       | 0       | 0       | 1      |
| 1       | 0       | 0       | 1       | 0      |
| 1       | 0       | 1       | 0       | 0      |
| 1       | 0       | 1       | 1       | 0      |
| 1       | 1       | 0       | 0       | 0      |

| 1 | 1 | 0 | 1 | 0 |
|---|---|---|---|---|
| 1 | 1 | 1 | 0 | 0 |
| 1 | 1 | 1 | 1 | 0 |

### • WAVEFORM



## • ABSTRACT



#### • NETLIST:

IIII NoMachine - VLSI\_DESIGN Activities ☐ File Viewer - ▼ File Edit Options Windows \* File: A0I\_211.pex.netlist \* Created: Fri Oct 22 00:00:27 2021 \* Program "Calibre xRC" Version "v2013.2\_18.13" .include "AOI 211.pex netlist.pex" .subckt AOI\_2I1 OUT GND! VDD! A B C D \* n \* C B \* A A \* VDD VDD \* VSS VSS \* OUT OUT \* OUT OUT
WDO noxref N GND! DO noxref pos N\_VDD!\_DO noxref neg DIODENWX AREA=2.534e-11
+ PERIM=2.0136e-05

KMMNO N OUT MMNO d N A MMNO g NET22 N GND! DO noxref pos NFET L=6e-08 W=2e-06
+ AD=7.26e-13 AS=3.07e-13 PD=4.726e-06 PS=2.307e-06 NRD=0.1515 NRS=0.07675 M=1
+ NF=1 CNR SWITCH=0 PCCRIT=0 PAR=1 PTWELL=0 SA=3.63e-07 SB=1.46e-06 SD=0 PANW1=0
+ PANW2=0 PANW3=0 PANW4=0 PANW5=0 PANW6=6e-17 PANW7=1.2e-14 PANW8=1.2e-14
+ PANW9=2.4e-14 PANW10=3.6e-14 PANW2=0 PANW3=0 PANW4=0 PANW5=0 PANW6=6e=17 PANW7=1.2e=14 PANW8=1.2e=14
PANW9=2.4e=14 PANW10=3.6e=14
XMMN1 NET22 N\_B MMN1\_g N\_GND!\_MNN1\_s N\_GND!\_D0\_noxref\_pos\_NFET\_L=6e=08 W=2e=06
AD=3.07e=13 AS=4.49e=13 PD=2\_307e=06 PS=2\_449e=06 NRD=0.07675 NRS=0.0855 M=1
+ NF=1 CNR\_SWITCH=0 PCCRIT=0 PAR=1 PTWELL=0 SA=7\_3e=07\_SB=1\_093e=06\_SD=0 PANW1=0
+ PANW2=0 PANW3=0 PANW4=0 PANW5=0 PANW6=6e=17\_PANW7=1\_2e=14\_PANW8=1\_2e=14
+ PANW9=2\_4e=14\_PANW10=3\_6e=14

XMMN2\_N\_0\_UT\_MAN2\_d\_N\_0\_CMMN2\_g\_N\_GND!\_MNN1\_s\_N\_GND!\_D0\_noxref\_pos\_NFET\_L=6e=08
+ W=2e=06\_AD=2\_96e=13\_AS=4\_49e=13\_PD=2\_2\_96e=06\_PS=2\_449e=06\_NRD=0\_0.072\_NRS=0\_139
+ M=1\_NF=1\_CNR\_SWITCH=0\_PCCRIT=0\_PAR=1\_PTWELL=0\_SA=1\_2\_39e=06\_SB=5\_84e=07\_SD=0
+ PANW1=0\_PANW2=0\_PANW3=0\_PANW4=0\_PANW5=0\_PANW6=6e=17\_PANW7=1\_2e=14
+ PANW8=1\_2e=14\_PANW9=2\_4e=14\_PANW10=3\_6e=14

XMMN3\_N\_0UT\_MN2\_d\_N\_0\_MNN3\_g\_N\_GND!\_MNN3\_s\_N\_GND!\_D0\_noxref\_pos\_NFET\_L=6e=08
+ W=2e=06\_AD=2\_96e=13\_AS=4\_56e=13\_PD=2\_2\_96e=06\_PS=4\_456e=06\_NRD=0\_076\_NRS=0\_0685
+ M=1\_NF=1\_CNR\_SWITCH=0\_PCCRIT=0\_PAR=1\_PTWELL=0\_SA=1\_595e=06\_SB=2\_2\_2e=07\_SD=0
+ PANW1=0\_PANW2=0\_PANW3=0\_PANW4=0\_PANW5=0\_PANW6=6e=17\_PANW7=1\_2e=14
+ PANW8=1\_2e=14\_PANW9=2\_4e=14\_PANW4=0\_PANW5=0\_PANW6=6e=17\_PANW7=1\_2e=14
+ PANW8=1\_2e=14\_PANW9=2\_4e=14\_PANW4=0\_PANW5=0\_PANW6=6e=17\_PANW7=1\_2e=14
+ PANW8=1\_2e=14\_PANW9=2\_4e=14\_PANW4=0\_PANW5=0\_PANW6=6e=17\_PANW7=1\_2e=14
+ WMMP0\_N\_N\_ET20\_MMP0\_d\_N\_A\_MMP0\_g\_N\_VDD!\_MMP0\_s\_N\_VDD!\_D0\_noxref\_neg\_PFET\_L=6e=08\_08\_0=13\_08=15\_0PANW7=1\_S6e=14\_PANW8=2\_4e=14\_PANW9=2\_88e=13\_PANW4=3e=15\_PANW6=3e=15\_PANW6=3e=15\_PANW6=3e=15\_PANW6=3e=15\_PANW6=3e=15\_PANW6=3e=15\_PANW6=3e=15\_PANW6=3e=15\_PANW6=3e=15\_PANW5=3e=15\_PANW6=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW5=3e=15\_PANW6=6e=15\_PANW5=3e=15\_PANW6=6e=15\_PANW6=6e=15\_PANW6=6e=15\_PANW6=6e=15\_PANW6=6e=15\_PANW6=6e=15\_PANW6=

## OAI21

Dimensions of cell:

Height - 7.605 um

Width – 1.763 um









### • TRUTH TABLE:

| Input A | Input B | Input C | Output |
|---------|---------|---------|--------|
| 0       | 0       | 0       | 1      |
| 0       | 0       | 1       | 1      |
| 0       | 1       | 0       | 1      |
| 0       | 1       | 1       | 0      |
| 1       | 0       | 0       | 1      |
| 1       | 0       | 1       | 0      |
| 1       | 1       | 0       | 1      |
| 1       | 1       | 1       | 0      |



#### • ABSTRACT:





## AOI22

Dimensions of cell:

Height - 7.605 um

Width – 2.302 um





| Input A | Input B | Input C | Input D | Output |
|---------|---------|---------|---------|--------|
| 0       | 0       | 0       | 0       | 1      |
| 0       | 0       | 0       | 1       | 1      |
| 0       | 0       | 1       | 0       | 1      |
| 0       | 0       | 1       | 1       | 0      |
| 0       | 1       | 0       | 0       | 1      |
| 0       | 1       | 0       | 1       | 1      |
| 0       | 1       | 1       | 0       | 1      |
| 0       | 1       | 1       | 1       | 0      |
| 1       | 0       | 0       | 0       | 1      |
| 1       | 0       | 0       | 1       | 1      |
| 1       | 0       | 1       | 0       | 1      |
| 1       | 0       | 1       | 1       | 0      |
| 1       | 1       | 0       | 0       | 0      |
| 1       | 1       | 0       | 1       | 0      |
| 1       | 1       | 1       | 0       | 0      |
| 1       | 1       | 1       | 1       | 0      |

### • WAVEFORM



### • ABSTRACT





## **COMBINED LAYOUT**



### **RESULT:**

There were no DRC errors in the Combined Layout.